| LESSON PLAN                                               |           |                                 |                                                                |                                                                     |  |  |
|-----------------------------------------------------------|-----------|---------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|--|--|
| DISCIPLINE: Electronics and Telecommunication Engineering |           |                                 | SEMESTER: 3 <sup>rd</sup>                                      | NAME OF THE TEACHING FACULTY:<br>Er. Priyambika Sahoo               |  |  |
| SUBJECT: Th. 3 - Digital Electronics                      |           |                                 | NO. OF DAYS/ PERIODS<br>PER WEEK CLASS<br>ALLOTTED: 4          | Semester From Date: 15.09.2022 To Date: 22.12.2022 No. of Weeks: 15 |  |  |
| WEEK                                                      | CLASS DAY | UNIT/ CHAPTER                   |                                                                | TOPIC                                                               |  |  |
| 1st                                                       | 1st       | BASICS OF DIGITAL ELECTRICS     | Digital electronics fundamentals                               |                                                                     |  |  |
|                                                           | 2nd       |                                 | Number system binary, octal, decimal and hexadecimal           |                                                                     |  |  |
|                                                           | 3rd       |                                 | Convertiion from one system to other                           |                                                                     |  |  |
|                                                           | 4th       |                                 | Arithmetic operation addition, subtraction, multiplication etc |                                                                     |  |  |
| 2nd                                                       | 1st       |                                 | 1s and 2s complement of binary numbers                         |                                                                     |  |  |
|                                                           | 2nd       |                                 | Digital codes and its application                              |                                                                     |  |  |
|                                                           | 3rd       |                                 | Logic gates                                                    |                                                                     |  |  |
|                                                           | 4th       |                                 | Universal gates and its realization                            |                                                                     |  |  |
| 3rd                                                       | 1st       |                                 | Demorgans theorm                                               |                                                                     |  |  |
|                                                           | 2nd       |                                 | SOP and POS form                                               |                                                                     |  |  |
|                                                           | 3rd       |                                 | 3 variable karnaugh map                                        |                                                                     |  |  |
|                                                           | 4th       |                                 | 4 variable karnaugh map                                        |                                                                     |  |  |
| 4th                                                       | 1st       | COMBINATIONAL<br>LOGIC CIRCUITS | Half adder and full adder                                      |                                                                     |  |  |
|                                                           | 2nd       |                                 | Half subtractor                                                |                                                                     |  |  |
|                                                           | 3rd       |                                 | Multiplexer 4*1                                                |                                                                     |  |  |
|                                                           | 4th       |                                 | Multiplexer 4*1                                                |                                                                     |  |  |
| 5th                                                       | 1st       |                                 | Seven segment decoder                                          |                                                                     |  |  |
|                                                           | 2nd       |                                 | Concept of full subtractoe                                     |                                                                     |  |  |
|                                                           | 3rd       |                                 | concept of full subtractor                                     |                                                                     |  |  |
|                                                           | 4th       |                                 | Concept of encoder                                             |                                                                     |  |  |

| 6th      | 1st |                                                                 | Digital comparator                             |
|----------|-----|-----------------------------------------------------------------|------------------------------------------------|
|          | 2nd |                                                                 | Application of seven segment decodee           |
|          | 3rd |                                                                 | Application of seven segment decoder           |
|          | 4th |                                                                 | Serial to parallel converter                   |
| 7th      | 1st | 1st SEQUENTIAL LOGIC Principles of flip flop operation CIRCUITS |                                                |
|          | 2nd | Cincons                                                         | SR flip flop using NAND latch                  |
|          | 3rd |                                                                 | SR flip flop using NOR latch                   |
|          | 4th |                                                                 | Concept of SR flipflop                         |
| 8th      | 1st |                                                                 | Concept of JKflip flop                         |
|          | 2nd |                                                                 | Concept of Masterslave flip flop               |
|          | 3rd |                                                                 | Logic circuit and truth table of T flip flop   |
|          | 4th |                                                                 | Logic circuit and truth table of D flip flop   |
| 9th      | 1st |                                                                 | Application of master slave flip flop          |
|          | 2nd |                                                                 | Concept of racing                              |
|          | 3rd |                                                                 | How racing can be avoided                      |
|          | 4th |                                                                 | How racing can be avoided                      |
| 10th     | 1st | REGISTERS                                                       | Shift registers                                |
| 10th     | 2nd | REGISTERS, MEMORIES                                             | Universal shift registers                      |
|          | 3rd | PLD                                                             | Application of shift registers                 |
|          | 4th |                                                                 | Type of counters                               |
| 11th 1st |     |                                                                 | Binary counter and asynchronous ripple counter |
|          | 2nd |                                                                 | Ring counter                                   |
|          | 3rd |                                                                 | Concept of RAM, ROM, SRAM etc                  |
|          | 4th |                                                                 | Concept of PLD and application                 |
| 12th     | 1st | A/D & D/A CONVERTERS                                            | Necessity of A/D and D/ A converter            |
|          | 2nd |                                                                 | D/A converter using weighted register          |
|          | 3rd |                                                                 | D/A convertion using R 2R ladder               |
|          | 4th |                                                                 | A/ D convertion using counter method           |

| 13th | 1st |                | A/D convertion using counter method                |  |
|------|-----|----------------|----------------------------------------------------|--|
|      | 2nd |                | Successive approximate method                      |  |
|      | 3rd |                | Successive approximate method                      |  |
|      | 4th | LOGIC FAMILIES | Various logic families                             |  |
| 14th | 1st |                | IC fabrication process                             |  |
|      | 2nd |                | Characteristics of digital ics                     |  |
|      | 3rd |                | propagation delay, fan in, fan out                 |  |
|      | 4th |                | Power dissipation and noise marginand power supply |  |
| 15th | 1st |                | Speed with reference to logic families             |  |
|      | 2nd |                | Features of TTL                                    |  |
|      | 3rd |                | Features of CMOS(NAND and NOR)                     |  |
|      | 4th |                | Features of CMOS(NAND and NOR)                     |  |